

DUBAI INTERNATIONAL ACADEMIC CITY, DUBAI UAE

II SEM 2016-2017

| Evaluation Component: Test-II        | Date/Time/Duration: 11-APR-2017, Tuesday |
|--------------------------------------|------------------------------------------|
| (Open Book)                          | 08:30AM to 09:20AM (50 Mins)             |
| Course No : CS/ECE/EEE/INSTR<br>F241 | Course Name : MIRCOPROC & INTERFACING    |
| Maximum Marks : 60                   | Weightage : 20%                          |

Note: Answer all the questions and any missing data can be assumed suitably

| Q.1   | 1 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2                                                                                                                                                                                                                                                       | n to add two 16 digit hexadecimal numbers 1H and 2004H using Macro (use macro vith carry in memory location 4000H. only core part of the program)                                                                                                |                                     |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|
| Q.2   | Write an assembly program to read and display its upper case equivalent (Hex ASCII values for 'a' to 'z' is 61H (Note: Complete program is not required write of                                                                                                                              | I to 7AH and 'A' to 'Z' is 41H to 5AH)                                                                                                                                                                                                           | 07M                                 |
| Q.3   | 5-MHz input clock. In the given prog                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                  |                                     |
| :<br> | Program                                                                                                                                                                                                                                                                                       | Machine code                                                                                                                                                                                                                                     |                                     |
|       | Mov AX, 4000h                                                                                                                                                                                                                                                                                 | B80040                                                                                                                                                                                                                                           |                                     |
|       | Mov DS, AX                                                                                                                                                                                                                                                                                    | 8ED8                                                                                                                                                                                                                                             |                                     |
|       | Mov ECX, CC001267h                                                                                                                                                                                                                                                                            | 66B9671200CC                                                                                                                                                                                                                                     |                                     |
|       | Mov EAX, 4020[BX+DI]                                                                                                                                                                                                                                                                          | 668B812040                                                                                                                                                                                                                                       |                                     |
| 7617  | <ul> <li>each line in the program?</li> <li>b. What is the total number of machine execute the entire program?</li> <li>c. What is the number of T states program?</li> <li>d. What is the total number of T program?</li> <li>e. What is the time required for exeany wait state?</li> </ul> | he machine cycle required for executing ne cycle and instruction cycle required to required for executing each line in the states required to execute the entire ecuting each line in the program without execute the entire program without any | 4+<br>0.5+<br>2+<br>0.5+<br>2+1=10M |



DUBAI INTERNATIONAL ACADEMIC CITY, DUBAI UAE

| BITS P | ilani                                                                                                              |     |
|--------|--------------------------------------------------------------------------------------------------------------------|-----|
| Q.     | ilani                                                                                                              | 15M |
| Q.5    | Design an 80286 based system that has the following memory requirements:                                           | 20M |
|        | <ul> <li>192K of ROM with a starting address 000000H</li> <li>128K of RAM with starting address 050000H</li> </ul> |     |
|        | The following chips are available  • 27256, 16256, and LS138.                                                      |     |
|        | Design the memory interfacing circuit. Use absolute addressing.                                                    |     |



DUBAI INTERNATIONAL ACADEMIC CITY, DUBAI UAE

|                                                 | II SEM 2016-2017                                                    |
|-------------------------------------------------|---------------------------------------------------------------------|
| Evaluation Component: Compre Exam (Closed Book) | Date/Time/Duration: 25-MAY-2017, THURSDAY                           |
| Course No : CS/ECE/EEE/INSTR                    | 12:30PM to 03:30PM (03 Hours) Course Name : MIRCOPROC & INTERFACING |
| F241 Maximum Marks : 90                         | - ACING                                                             |
| Note: Answer all the questions                  | Weightage : 30%                                                     |

Note: Answer all the questions and any missing data can be assumed suitably

### Answer Part A and Part B in a separate answering book

### PART A

|     |                                     |                                                                                                | PARIA                                      |                                                                                     |            |
|-----|-------------------------------------|------------------------------------------------------------------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------|------------|
| Q.  | IP=1232H and                        | i Dieuuzum. Cair                                                                               | Illate the correct                         | 1H, DS=3333H, SS=2526H,<br>onding physical and ending<br>is working under real mode |            |
| Q.  | What will be the arithmetic oper    | e content of statu                                                                             | s flags in 8086 afte                       | er performing the following                                                         | 31         |
|     | a) 92 +<br>b) 5CH                   | 69                                                                                             | ·                                          |                                                                                     |            |
| Q.3 | Fill the following                  | g table based on t                                                                             | the control bus of 8                       | 8086                                                                                | 21/        |
|     | M/IO'                               | RD'                                                                                            | WR¹                                        | Bus Cycle                                                                           |            |
|     | 1                                   | 0                                                                                              | ?                                          | ?                                                                                   |            |
|     | 1                                   | 1                                                                                              | ?                                          | ?                                                                                   |            |
|     | 0                                   | 0                                                                                              | 3                                          | ?                                                                                   |            |
|     | 0                                   | 1                                                                                              | 3                                          | ?                                                                                   |            |
| 1.4 | i.<br>ii.                           | of machine cycle<br>lowing instruction<br>MOV AX, [BX+10<br>MOV [80+EBX], I<br>MOV AX, CS:[DI+ | s (Input clock freq<br> <br>  EAX          | I the total time required for uency is 2 MHz )                                      | 9 <b>M</b> |
| .5  | What is bidirection between them? A | nal buffer and uni                                                                             | directional buffer at<br>the various signa | and what is the difference<br>Is used in the buffer.                                | 3М         |



DUBAI INTERNATIONAL ACADEMIC CITY, DUBAI UAE

| BI | TS | Pilani |  |
|----|----|--------|--|
|    |    |        |  |

| Q.6 | Draw a block diagram of microcomputer organization and explain the working                                                   | E3.6     |
|-----|------------------------------------------------------------------------------------------------------------------------------|----------|
| Q.7 | Using diagrams and examples, explain difference between SISD, SIMD and MIMD                                                  | 5M<br>5M |
| Q.8 | Assume a word-addressable memory system (a word is 4 bytes). Suppose the page size is 16 KB, and the physical memory is 2GB. | 5+5=10M  |
|     | a) If the logical addressable space is 32 bits, how many entries would the page table have?                                  |          |
|     | b) What is the minimum size of the page table?                                                                               |          |
|     |                                                                                                                              |          |

### PART B

| Q.1 | 80286-based system has the following memory requirements 224K of memory 128K ROM rest RAM.                                                                                                                                                                                                                                                                                                                      | 20M         |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
|     | The mapping is as follows                                                                                                                                                                                                                                                                                                                                                                                       |             |
|     | 64 K ROM with starting address 000000H                                                                                                                                                                                                                                                                                                                                                                          |             |
|     | 64 K ROM with starting address 0F0000H                                                                                                                                                                                                                                                                                                                                                                          |             |
|     | RAM with starting address 040000H                                                                                                                                                                                                                                                                                                                                                                               |             |
|     | Chips available: 27128. 61128. LS138.                                                                                                                                                                                                                                                                                                                                                                           |             |
|     | Design the memory interfacing circuit. Use absolute addressing.                                                                                                                                                                                                                                                                                                                                                 |             |
| Q.2 | assembly code                                                                                                                                                                                                                                                                                                                                                                                                   | 5M          |
|     | (Note: use the table given in Appendix)                                                                                                                                                                                                                                                                                                                                                                         |             |
| Q.4 | Write an ALP to transfer a block of 10 bytes of data from a location 2000h to 4000h using string instructions.                                                                                                                                                                                                                                                                                                  | 5M          |
| Q.5 | Interface an 8255 chip with 8086 to work as an I/O port. Initialize port A as output port, Port B as I/P port and Port C as O/P port. Port A address should be 0740H. Write an ALP to sense switch positions SW0 – SW7 connected at port B. The sensed pattern is to be displayed on port A, to which 8 LED's are connected, while port C lower displays number of on switches out of the total eight switches? | 10 <b>M</b> |
| Q.6 | Write a program to generate a square wave of 1KHz frequency on OUT 1 pin of 8253/54. Assume CLK1 frequency is 1MHz and address for control register = 0CH, counter 1 = 08H and counter 2 = 0AH                                                                                                                                                                                                                  | 10M         |



DUBAI INTERNATIONAL ACADEMIC CITY, DUBAI UAE

### 8253/8254 Contro, word format

#### **Control Word Format**

|                                             |       |                       | D7         D6         D5         D2           SC1         SC0         RW1         RW | <del>```</del> | D <sub>1</sub> D <sub>0</sub> MO BCD | ]          |             |
|---------------------------------------------|-------|-----------------------|--------------------------------------------------------------------------------------|----------------|--------------------------------------|------------|-------------|
|                                             | -Sele | ct Counter<br>SC0     |                                                                                      | M—Mode<br>M2   | e<br>M1                              | MO         |             |
|                                             | 0     | 0                     | Select Counter 0                                                                     | 0              | 0                                    | 0          | Mode 0      |
|                                             | 0     | 1                     | Select Counter 1                                                                     | 0              | 0                                    | 1          | Mode 1      |
|                                             | 1     | 0                     | Select Counter 2                                                                     | Х              | 1                                    | 0          | Mode 2      |
| 1 1 Read-Back Command (see Read Operations) |       | 1                     |                                                                                      | Х              | 1                                    | 1          | Mode 3      |
|                                             |       | (see Read Operations) | 1                                                                                    | 0              | 0                                    | Mode 4     |             |
|                                             | -Reac | i/Write               |                                                                                      | 1              | 0                                    | 1          | Mode 5      |
| 0                                           | 0     |                       | atch Command (see Read                                                               | BCD            |                                      |            |             |
| _                                           |       | Operation             |                                                                                      | 0              | Binary Counte                        | r 16-bits  |             |
| 0                                           | 1     | Read/Wri              | te least significant byte only                                                       | 1              | Binary Coded                         | Decimal (B | CD) Counter |
| 1                                           | 0     |                       | te most significant byte only                                                        |                | (4 Decades)                          |            |             |
| 1                                           | 1     | Read/Wri              | te least significant byte first,<br>significant byte                                 |                |                                      |            |             |

### 8255 Contro, word format





DUBAI INTERNATIONAL ACADEMIC CITY, DUBAI UAE

### Tables for PART B Question No.2

| RE        | 6     |
|-----------|-------|
| EAX/AX/AL | 000   |
| EBX/BX/BL | 011   |
| ECX/CX/CL |       |
| EDX/DX/DL |       |
| ESP/SP/AH | 18.50 |
| EBP/BP/CH | 101   |
| ESI/SI/DH | 110   |
| EDI/DI/BH | 111   |

| DOM | 00        | 01           | 10            | 11    |       |
|-----|-----------|--------------|---------------|-------|-------|
| R/M |           |              |               |       |       |
|     |           |              |               | W = 0 | W = : |
| 000 | [BX]+[SI] | [8X]+[SI]+d8 | [BX]+[5I]+d16 | AL    | AX    |
| 001 | [BX]+[DI] | [BX]+[DI]+d8 | [BX]+[DI]+d16 | CL    | CX    |
| 010 | [BP]+[SI] | [BP]+[SI]+d8 | [BP]+[SI]+d16 | DL    | DX    |
| 011 | [BP]+[DI] | [BP]+[DI]+d8 | [8P]+[DI]+d16 | BL    | ВХ    |
| 100 | [SI]      | [SI]+d8      | [5I]+d16      | AH    | SP    |
| 101 | [DI]      | [DT]+d8      | [DI]+d16      | CH    | BP    |
| 110 | d16       | [BP]+d8      | [BP] + d16    | DH    | SI    |
| 111 | [BX]      | [8X]+d8      | [8X]+d16      | вн    | DT    |

| MOD | 00     | 01           | 10           | 11  |              |
|-----|--------|--------------|--------------|-----|--------------|
| R/M |        |              |              | W=0 | W = 1        |
| 000 | EAX    | EAX+d8       | EAX+d32      | AL  | FAX          |
| 001 | ECX    | ECX+d8       | ECX+d32      |     | ECX          |
| 010 | EDX    | EDX+d8       | EDX+d32      | ы   | EDX          |
| 011 | EBX    | EBX+d8       | EBX+d32      | BL  | EBX          |
| 100 | Scaled | Scaled Index | Scaled Index | ĀΗ  | ESP          |
| 1   | Index  | +d8          | +d32         | "   | Trans That N |
| 101 | d32    | EBP+d8       | EBP+d32      | сн  | EBP          |
| 110 | ESI    | ESI+d8       | E5I+d32      | DH  | E5I          |
| 111 | EDI    | EDI+d8       | EDI+d32      | ВН  | EDI          |

66h = operand size override 67h = address size override

2EH CS segment override prefix
36H SS segment override prefix
3EH DS segment override prefix
26H ES segment override prefix
64H FS segment override prefix
65H GS segment override prefix
66H Operand-size override
67H Address-size override



DUBAI INTERNATIONAL ACADEMIC CITY, DUBAI UAE

| II SEM 2016-2017                        |  |
|-----------------------------------------|--|
| Date/Time/Duration: Surprise 30 Minutes |  |
| Course Name : MIRCOPROC & INTERFACING   |  |
| Weightage : 05%                         |  |
|                                         |  |

Note: Answer all the questions and any missing data can be assumed suitably

| ID.No |                                                                                                                                                                     | Name:               | Faculty:                               |    |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------|----|
| Q.1   | To address a memory local of address lines required if a) log N (to the base 2) b) log N (to the base 10) c) log N (to the base e) d) log (2N) (to the base e) Ans: | S                   | / locations, the number                | 1M |
| Q.2   | In a 8086 system, the men RAM. The available chips a minimum number of 138 de Ans:                                                                                  | are 32K ROM and 16l | : 384K ROM, 256K<br>K RAM. What is the | 1M |
| Q.3   | 80286-based system has the 640KB of memory 128KB is ROM and rest are Available chip are 27256 and How many ROM and RAM Ans:                                         | e RAM<br>nd 61512.  |                                        | 1M |



DUBAI INTERNATIONAL ACADEMIC CITY, DUBAI UAE

| Q.4 | It is requried to interface 256 KB RAM and 128 KB EPROM to an 8086-2 microprocessor                                                                | 4+4=8 | VĪ |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|
|     | a) There are 4 numbers of 64KB RAM chips are available If the starting address of the RAM is <b>00000H</b> , fill-in the boundary addresses on the |       |    |
|     | following memory map.                                                                                                                              |       |    |
|     | RAM1 even:                                                                                                                                         |       |    |
|     | ·                                                                                                                                                  |       |    |
|     | RAM1 odd:                                                                                                                                          |       |    |
|     |                                                                                                                                                    |       |    |
|     |                                                                                                                                                    |       |    |
|     | RAM2 even:                                                                                                                                         |       |    |
|     |                                                                                                                                                    |       |    |
|     |                                                                                                                                                    | 5     |    |
|     | RAM2 odd:                                                                                                                                          |       |    |
|     | IVAIVIZ OUU.                                                                                                                                       |       |    |
|     | b) four EPROM (32KB) chips. If the last address of the EPROM is                                                                                    |       |    |
|     | <b>FFFFH</b> , fill-in the boundary addresses on the following memory                                                                              |       |    |
|     | map.                                                                                                                                               |       |    |
|     | EPROM1 even:                                                                                                                                       |       |    |
|     |                                                                                                                                                    |       |    |
|     |                                                                                                                                                    |       |    |
|     | EPROM1 odd:                                                                                                                                        |       |    |
|     |                                                                                                                                                    |       |    |
| i   |                                                                                                                                                    |       |    |
|     |                                                                                                                                                    |       |    |
|     | EPROM2 even:                                                                                                                                       |       |    |
|     |                                                                                                                                                    |       |    |
|     |                                                                                                                                                    |       |    |
|     | EPROM2 odd:                                                                                                                                        |       |    |
|     | Di ROMZ buu.                                                                                                                                       |       |    |
|     |                                                                                                                                                    |       |    |
|     | ·                                                                                                                                                  |       |    |
|     |                                                                                                                                                    |       | ı  |



DUBAI INTERNATIONAL ACADEMIC CITY, DUBAI UAE

